### (12) PATENT APPLICATION PUBLICATION

## (19) INDIA

(22) Date of filing of Application :27/06/2021

(21) Application No.202141028833 A

(43) Publication Date : 16/07/2021

# (54) Title of the invention : OPTIMIZED ULTRALARGE SCALE SOC TEST CONTROL ARCHITECTURE WITH SCAN TEST FOR BANDWIDTH MANAGEMENT

|                                                                                                                                                                                                                                                                                                                                                  |                                                              | (71)Name of Applicant :<br>1)K. MADHAVA RAO                                                                                                                                                                                                                    |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (51) International classification                                                                                                                                                                                                                                                                                                                | H01S0003160000,                                              | Address of Applicant :ASSISTANT PROFESSOR,                                                                                                                                                                                                                     |
| <ul> <li>(31) Priority Document No</li> <li>(32) Priority Date</li> <li>(33) Name of priority country</li> <li>(86) International Application No Filing Date</li> <li>(87) International Publication No</li> <li>(61) Patent of Addition to Application Number Filing Date</li> <li>(62) Divisional to Application Number Filing Date</li> </ul> | G11C0029400000<br>:NA<br>:NA<br>:NA<br>:PCT//<br>:01/01/1900 | 2)Dr T.VASUDEVA REDDY<br>3)ABDULRAHAMAN SHAIK<br>4)MUDASAR BASHA<br>5)ASHA RANI.P<br>6)K. CHARAN KUMAR<br>7)Dr YARRA NARESH<br>(72)Name of Inventor :<br>1)K. MADHAVA RAO<br>2)Dr T.VASUDEVA REDDY<br>3)ABDULRAHAMAN SHAIK<br>4)MUDASAR BASHA<br>5)ASHA RANI.P |
|                                                                                                                                                                                                                                                                                                                                                  |                                                              | 6)K. CHARAN KUMAR<br>7)Dr YARRA NARESH                                                                                                                                                                                                                         |

# (57) Abstract :

This innovation presents various methods for solving issues using scan bandwidth management for big industrial multi-core systemon-chip (SoC) architectures with built-in compression test data. The channel management system, flow, and tools provide critical difficulties in these architectures. Several logic testing designs make it easier to plan preemptive SoC circuits with an integrated deterministic compression of test-based data in this innovation. In actual applications, the same methods may effectively manage physical limitations. Last but not least, state-of-the-art algorithms for SoC test planning are re-designed to establishing timed, efficient test configurations, optimizing SoC pin partitions, and assigning core channel levels based on the volume of scans.

No. of Pages : 22 No. of Claims : 4

The Patent Office Journal No. 29/2021 Dated 16/07/2021

31660

 Home (http://ipindia.nic.in/index.htm)
 About Us (http://ipindia.nic.in/about-us.htm)
 Who's Who (http://ipindia.nic.in/whos-who-page.htm)

 Policy & Programs (http://ipindia.nic.in/policy-pages.htm)
 Achievements (http://ipindia.nic.in/achievements-page.htm)

 RTI (http://ipindia.nic.in/right-to-information.htm)
 Feedback (https://ipindiaonline.gov.in/feedback)
 Sitemap (shttp://ipindia.nic.in/itemap.htm)

Contact Us (http://ipindia.nic.in/contact-us.htm) Help Line (http://ipindia.nic.in/helpline-page.htm)

Skip to Main Content Screen Reader Access (screen-reader-access.htm)







(http://ipindia.nic.in/inc

Patent Search

| Invention Title        | OPTIMIZED ULTRALARGE SCALE SOC TEST CONTROL ARCHITECTURE WITH SCAN TEST FOR BANDWIDTH MANAGEMENT                                                             |                                                                                                                        |         |     |
|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|---------|-----|
| Publication Number     |                                                                                                                                                              | 29/2021                                                                                                                |         |     |
| Publication Date       |                                                                                                                                                              | 16/07/2021                                                                                                             |         |     |
| Publication Type       |                                                                                                                                                              | INA                                                                                                                    |         |     |
| Application Numbe      | r                                                                                                                                                            | 202141028833                                                                                                           |         |     |
| Application Filing D   | ate                                                                                                                                                          | 27/06/2021                                                                                                             |         |     |
| Priority Number        |                                                                                                                                                              |                                                                                                                        |         |     |
| Priority Country       |                                                                                                                                                              |                                                                                                                        |         |     |
| Priority Date          |                                                                                                                                                              |                                                                                                                        |         |     |
| Field Of Invention     |                                                                                                                                                              | PHYSICS                                                                                                                |         |     |
| Classification (IPC)   |                                                                                                                                                              | G01R0031318500, H01L0027120000, H01S0003160000, G01R0031317700, G11C0029400000                                         |         |     |
| Inventor               |                                                                                                                                                              |                                                                                                                        |         |     |
| Name                   | Address                                                                                                                                                      |                                                                                                                        | Country | Nat |
| K. MADHAVA RAO         | ASSISTAN<br>502313                                                                                                                                           | IT PROFESSOR, DEPARTMENT OF ECE, B V RAJU INSTITUTE OF TECHNOLOGY NARSAPUR, MEDAK(dt), TELANGANA, PIN                  |         | Ind |
| Dr T.VASUDEVA<br>REDDY | ASSOCIA<br>502313                                                                                                                                            | ASSOCIATE PROFESSOR, DEPARTMENT OF ECE, B V RAJU INSTITUTE OF TECHNOLOGY NARSAPUR, MEDAK(dt), TELANGANA, PIN<br>502313 |         | Ind |
| ABDULRAHAMAN<br>SHAIK  | ASSOCIATE PROFESSOR, DEPARTMENT OF ECE, VISHNU INSTITUTE OF TECHNOLOGY, VISHNUPUR, BHIMAVARAM ,WEST GODAVARI<br>DISTRICT, ANDHRA PRADESH, PIN- 534202 INDIA. |                                                                                                                        | India   | Ind |
| MUDASAR BASHA          | ASSISTANT PROFESSOR, DEPARTMENT OF ECE, B V RAJU INSTITUTE OF TECHNOLOGY NARSAPUR, MEDAK(dt), TELANGANA, PIN<br>502313                                       |                                                                                                                        | India   | Ind |
| ASHA RANI.P            | ASSISTANT PROFESSOR, DEPARTMENT OF ECE, B V RAJU INSTITUTE OF TECHNOLOGY NARSAPUR, MEDAK(dt), TELANGANA, PIN<br>502313                                       |                                                                                                                        | India   | Ind |
|                        |                                                                                                                                                              |                                                                                                                        |         |     |

| K. CHARAN<br>KUMAR | ASSISTANT PROFESSOR, DEPARTMENT OF ECE, B V RAJU INSTITUTE OF TECHNOLOGY NARSAPUR, MEDAK(dt), TELANGANA, PIN 502313                 | India | Indi |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------|-------|------|
|                    | ASSISTANT PROFESSOR, DEPARTMENT OF ECE, GATE INSTITUTE OF TECHNOLOGY RAMAPURAM(V), CHILKUR (M), KODAD (DT)<br>TELANGANA, PIN 502313 | India | Indi |

Applicant

| Name                   | Address                                                                                                                                                      | Country | Nat  |
|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|
| K. MADHAVA RAO         | ASSISTANT PROFESSOR, DEPARTMENT OF ECE, B V RAJU INSTITUTE OF TECHNOLOGY NARSAPUR, MEDAK(dt), TELANGANA, PIN<br>502313                                       | India   | Indi |
| Dr T.VASUDEVA<br>REDDY | ASSOCIATE PROFESSOR, DEPARTMENT OF ECE, B V RAJU INSTITUTE OF TECHNOLOGY NARSAPUR, MEDAK(dt), TELANGANA, PIN<br>502313                                       | India   | Indi |
| ABDULRAHAMAN<br>SHAIK  | ASSOCIATE PROFESSOR, DEPARTMENT OF ECE, VISHNU INSTITUTE OF TECHNOLOGY, VISHNUPUR, BHIMAVARAM ,WEST GODAVARI<br>DISTRICT, ANDHRA PRADESH, PIN- 534202 INDIA. | India   | Indi |
| MUDASAR BASHA          | ASSISTANT PROFESSOR, DEPARTMENT OF ECE, B V RAJU INSTITUTE OF TECHNOLOGY NARSAPUR, MEDAK(dt), TELANGANA, PIN<br>502313                                       | India   | Indi |
| ASHA RANI.P            | ASSISTANT PROFESSOR, DEPARTMENT OF ECE, B V RAJU INSTITUTE OF TECHNOLOGY NARSAPUR, MEDAK(dt), TELANGANA, PIN<br>502313                                       | India   | Indi |
| K. CHARAN<br>KUMAR     | ASSISTANT PROFESSOR, DEPARTMENT OF ECE, B V RAJU INSTITUTE OF TECHNOLOGY NARSAPUR, MEDAK(dt), TELANGANA, PIN<br>502313                                       | India   | Indi |
| Dr YARRA<br>NARESH     | ASSISTANT PROFESSOR, DEPARTMENT OF ECE, GATE INSTITUTE OF TECHNOLOGY RAMAPURAM(V), CHILKUR (M), KODAD (DT)<br>TELANGANA, PIN 502313                          | India   | Indi |

2/5/22, 4:48 PM

# Abstract:

This innovation presents various methods for solving issues using scan bandwidth management for big industrial multi-core system-on-chip (SoC) architectures with builtcompression test data. The channel management system, flow, and tools provide critical difficulties in these architectures. Several logic testing designs make it easier to pl preemptive SoC circuits with an integrated deterministic compression of test-based data in this innovation. In actual applications, the same methods may effectively mana physical limitations. Last but not least, state-of-the-art algorithms for SoC test planning are re-designed to establishing timed, efficient test configurations, optimizing SoC I partitions, and assigning core channel levels based on the volume of scans.

#### Complete Specification

Claims:1) A technique for designing an integrated testing circuit, in which the integrated circuit includes: a variety of built-in I/O pins with a default I/O frequency. Due to a diversity of scanning chains, the integrated circuit being adapted to connect to an integrated circuit control unit through an available number of such a flurry of integrated circuit I/O pins, in the case of the electrical communication with these I/O pins whereby these scan chains predetermine the maximum latching frequency. (a) Minimizing a testing time for an integrated circuit when the frequency is less than the predetermined maximum I/O frequency. As a result, the number of integrated I. pins accessible for the scan design is less than the number of pins needed.

(b) to minimize the said integrated test time when the said assembly frequency is higher than the specified maximum I/O frequency and when the number of pins neede for the proposed scanning architecture is higher than the number of pins available.

2) If the test frequency is lower than that predetermined maximum I/O frequency for that integrated testing unit when the number of built-in testing unit pins is less than the number of built-in circuit test unit pins and the integrated circuit test frequency is less than that are detected. Then, the pre-detection unit is less than or equal to tha pre-detection.

3) The method according to claim 1, according to which such a step is minimized, includes the use of at least one high-speed Channel for test data in the integral circuit from that integrated circuit control system; the demultiplexing of at least one high-speed Channel on that integrated circuit to a plurality of low-speed channels. 4)The method, according to claim 2, further comprises the steps by which: the collection by the second plurality of slow speed channels of a reply to each of the scan channels at the output and the transmission of answers to the integrated circuit control unit.

Description The current invention pertains to a Design for solving issues using scan bandwidth management for big industrial multi-core system-on-chin (SoC)

View Application Status



Terms & conditions (http://ipindia.gov.in/terms-conditions.htm) Privacy Policy (http://ipindia.gov.in/privacy-policy.htm)

Copyright (http://ipindia.gov.in/copyright.htm) Hyperlinking Policy (http://ipindia.gov.in/hyperlinking-policy.htm)

Accessibility (http://ipindia.gov.in/accessibility.htm) Archive (http://ipindia.gov.in/archive.htm) Contact Us (http://ipindia.gov.in/contact-us.htm) Help (http://ipindia.gov.in/help.htm)

Content Owned, updated and maintained by Intellectual Property India, All Rights Reserved.

Page last updated on: 26/06/2019